# Description The 8SLVS1118 is a high-performance, low-power, differential 1:18 output fanout buffer. This highly versatile device is designed for the fanout of high-frequency, very low additive phase-noise clock and data signals. Guaranteed output-to-output and part-to-part skew characteristics make the 8SLVS1118 ideal for clock distribution applications that demand well-defined performance and repeatability. The device is characterized to operate from a 2.5V or 3.3V power supply. The integrated bias voltage references enable easy interfacing AC-coupled signals to the device inputs. # **Features** - 1:18, low skew, low additive jitter LVPECL/LVDS fanout buffer - Low power consumption - Differential PCLK, nPCLK clock pair accepts the following differential/single-ended input levels: LVDS, LVPECL, and LVCMOS - Maximum input clock frequency: 2GHz - Propagation delay: 290ps (typical) - Output skew: 40ps (typical) - Low additive phase jitter, RMS: 39fs (typical), Integration Range: 12kHz – 20MHz, (f<sub>RFF</sub> = 156.25MHz, V<sub>PP</sub> = 1V, V<sub>DD</sub> = 3.3V) - Full 2.5V and 3.3V supply voltage modes - Device current consumption: 180mA (typical) IEE for LVPECL output mode, 400mA (typical) IDD for LVDS output mode - 48-VFQFN, lead-free (RoHS 6) packaging - Transistor count: 1762 - -40°C to +85°C ambient operating temperature - Supports case temperature up to 105°C # **Block Diagram** # Pin Assignment Figure 1. Pin Assignment for 7mm × 7mm VFQFN Package - Top View # Pin Descriptions Table 1. Pin Descriptions<sup>[a]</sup> | Number | Name | Туре | Description | |--------|--------------------|---------------|------------------------------------------------------------------| | 1 | GND | Power | Ground supply pin. | | 2 | Q16 | Output | Differential output pair. LVPECL/ LVDS interface levels. | | 3 | nQ16 | Output | Differential output pair. LVPECL/ LVDS interface levels. | | 4 | Q17 | Output | Differential output pair. LVPECL/ LVDS interface levels. | | 5 | nQ17 | Output | Differential output pair. LVPECL/ LVDS interface levels. | | 6 | V <sub>DD</sub> | Power | Output power supply pin. | | 7 | V <sub>DD_IN</sub> | Power | Power supply pin. | | 8 | VREF | Output | Bias voltage reference for the PCLK, nPCLK input pair. | | 9 | nPCLK | Input [PD/PU] | Inverting differential clock/data input. | | 10 | PCLK | Input [PD] | Non-inverting differential clock/data input. | | 11 | SEL_LVDS | Input [PD] | Control input. Output amplitude select for differential outputs. | | 12 | GND | Power | Power supply ground. | | 13 | V <sub>DD</sub> | Power | Output power supply pin. | | 14 | Q0 | Output | Differential output pair. LVPECL/ LVDS interface levels. | | 15 | nQ0 | Output | Differential output pair. LVPECL/ LVDS interface levels. | | 16 | Q1 | Output | Differential output pair. LVPECL/ LVDS interface levels. | Table 1. Pin Descriptions<sup>[a]</sup> (Cont.) | Number | Name | Туре | Description | |--------|-----------------|--------|----------------------------------------------------------| | 17 | nQ1 | Output | Differential output pair. LVPECL/ LVDS interface levels. | | 18 | Q2 | Output | Differential output pair. LVPECL/ LVDS interface levels. | | 19 | nQ2 | Output | Differential output pair. LVPECL/ LVDS interface levels. | | 20 | Q3 | Output | Differential output pair. LVPECL/ LVDS interface levels. | | 21 | nQ3 | Output | Differential output pair. LVPECL/ LVDS interface levels. | | 22 | Q4 | Output | Differential output pair. LVPECL/ LVDS interface levels. | | 23 | nQ4 | Output | Differential output pair. LVPECL/ LVDS interface levels. | | 24 | V <sub>DD</sub> | Power | Output power supply pin. | | 25 | Q5 | Output | Differential output pair. LVPECL/ LVDS interface levels. | | 26 | nQ5 | Output | Differential output pair. LVPECL/ LVDS interface levels. | | 27 | Q6 | Output | Differential output pair. LVPECL/ LVDS interface levels. | | 28 | nQ6 | Output | Differential output pair. LVPECL/ LVDS interface levels. | | 29 | Q7 | Output | Differential output pair. LVPECL/ LVDS interface levels. | | 30 | nQ7 | Output | Differential output pair. LVPECL/ LVDS interface levels. | | 31 | Q8 | Output | Differential output pair. LVPECL/ LVDS interface levels. | | 32 | nQ8 | Output | Differential output pair. LVPECL/ LVDS interface levels. | | 33 | Q9 | Output | Differential output pair. LVPECL/ LVDS interface levels. | | 34 | nQ9 | Output | Differential output pair. LVPECL/ LVDS interface levels. | | 35 | Q10 | Output | Differential output pair. LVPECL/ LVDS interface levels. | | 36 | nQ10 | Output | Differential output pair. LVPECL/ LVDS interface levels. | | 37 | V <sub>DD</sub> | Power | Output power supply pin. | | 38 | Q11 | Output | Differential output pair. LVPECL/ LVDS interface levels. | | 39 | nQ11 | Output | Differential output pair. LVPECL/ LVDS interface levels. | | 40 | Q12 | Output | Differential output pair. LVPECL/ LVDS interface levels. | | 41 | nQ12 | Output | Differential output pair. LVPECL/ LVDS interface levels. | | 42 | Q13 | Output | Differential output pair. LVPECL/ LVDS interface levels. | | 43 | nQ13 | Output | Differential output pair. LVPECL/ LVDS interface levels. | | 44 | Q14 | Output | Differential output pair. LVPECL/ LVDS interface levels. | | 45 | nQ14 | Output | Differential output pair. LVPECL/ LVDS interface levels. | | 46 | Q15 | Output | Differential output pair. LVPECL/ LVDS interface levels. | | 47 | nQ15 | Output | Differential output pair. LVPECL/ LVDS interface levels. | | 48 | V <sub>DD</sub> | Power | Output power supply pin. | | ePad | GND_EPAD | Power | Exposed pad of package. Connect to ground. | <sup>[</sup>a] Pull-up (PU) and pull-down (PD) resistors are indicated in parentheses. *Pull-up* and *pull-down* refers to internal input resistors. For typical values, see DC Input Characteristics. # **Function Table** Table 2. SEL\_LVDS Output Amplitude Selection Table | SEL_LVDS | Qx Output Amplitude (mV) | |-------------|--------------------------| | 0 (default) | 750 (LVPECL) | | 1 | 450 (LVDS) | # **Absolute Maximum Ratings** The absolute maximum ratings are stress ratings only. Stresses greater than those listed below can cause permanent damage to the device. Functional operation of the 8SLVS1118 at absolute maximum ratings is not implied. Exposure to absolute maximum rating conditions may affect device reliability. Table 3. Absolute Maximum Ratings | Item | Rating | |-------------------------------------------------------------------|----------------| | Supply Voltage, V <sub>DD_IN</sub> | 3.6V | | Inputs, V <sub>I</sub> | -0.5V to 3.6V | | Outputs, I <sub>O</sub> (LVDS) Continuous Current Surge current | 10mA<br>15mA | | Outputs, I <sub>O</sub> (LVPECL) Continuous Current Surge current | 50mA<br>100mA | | Input Sink/source, I <sub>REF</sub> | ±2mA | | Maximum Junction Temperature, T <sub>J,MAX</sub> | 125°C | | Storage Temperature, T <sub>STG</sub> | -65°C to 150°C | | ESD – Human Body Model <sup>[a]</sup> | 2000V | | ESD – Charged Device Model <sup>[a]</sup> | 1500V | <sup>[</sup>a] According to JEDEC JS-001-2012/JESD22-C101E. ## DC Electrical Characteristics Table 4. DC Input Characteristics | Symbol | Parameter | Test Conditions | Minimum | Typical | Maximum | Units | |-----------------------|--------------------------|-----------------|---------|---------|---------|-------| | C <sub>IN</sub> | Input Capacitance | | | 2 | | pF | | R <sub>PULLDOWN</sub> | Input Pull-down Resistor | | | 51 | | kΩ | | R <sub>PULLUP</sub> | Input Pull-up Resistor | | | 51 | | kΩ | Table 5. Power Supply DC Characteristics, $V_{DD\_IN} = V_{DD} = 3.3V \pm 5\%$ , $T_A = -40^{\circ}C$ to $+85^{\circ}C$ | Symbol | Parameter | Test Conditions | Minimum | Typical | Maximum | Units | |--------------------|-----------------------|-----------------|---------|---------|---------|-------| | V <sub>DD_IN</sub> | Power Supply Voltage | | 3.135 | 3.3 | 3.465 | V | | V <sub>DD</sub> | Output Supply Voltage | | 3.135 | 3.3 | 3.465 | V | | I <sub>DD_IN</sub> | Power Supply Current | | | | 15 | mA | | I <sub>EE</sub> | Power Supply Current | SEL_LVDS = 0 | | | 220 | mA | | I <sub>DD</sub> | Output Supply Current | SEL_LVDS = 1 | | | 480 | mA | Table 6. Power Supply DC Characteristics, $V_{DD\_IN} = V_{DD} = 2.5V \pm 5\%$ , $T_A = -40^{\circ}C$ to $+85^{\circ}C$ | Symbol | Parameter | Test Conditions | Minimum | Typical | Maximum | Units | |--------------------|-----------------------|-----------------|---------|---------|---------|-------| | V <sub>DD_IN</sub> | Power Supply Voltage | | 2.375 | 2.5 | 2.625 | V | | V <sub>DD</sub> | Output Supply Voltage | | 2.375 | 2.5 | 2.625 | V | | I <sub>DD_IN</sub> | Power Supply Current | | | | 13 | mA | | I <sub>EE</sub> | Power Supply Current | SEL_LVDS = 0 | | | 215 | mA | | I <sub>DD</sub> | Output Supply Current | SEL_LVDS = 1 | | | 475 | mA | Table 7. LVCMOS Inputs DC Characteristics, $V_{DD\_IN} = V_{DD} = 2.5V \pm 5\%$ , $3.3V \pm 5\%$ , $T_A = -40^{\circ}C$ to $+85^{\circ}C$ | Symbol | Parai | neter | Test Conditions | Minimum | Typical | Maximum | Units | |-----------------|-----------------------------------|----------|-----------------------------------------|---------|---------|--------------------|-------| | V | Input High Voltage | | V <sub>DD_IN</sub> = 3.3V ±5% | 2 | | $V_{DD\_IN} + 0.3$ | V | | V <sub>IH</sub> | | | V <sub>DD_IN</sub> = 2.5V ±5% | 1.7 | | $V_{DD\_IN} + 0.3$ | V | | V | V <sub>IL</sub> Input Low Voltage | | V <sub>DD_IN</sub> = 3.3V ±5% | -0.3 | | 0.8 | V | | VIL. | | | V <sub>DD_IN</sub> = 2.5V ±5% | -0.3 | | 0.7 | V | | I <sub>IH</sub> | Input High Current | SEL_LVDS | $V_{DD\_IN} = V_{IN} = V_{DD\_MAX}$ | | | 150 | μΑ | | I <sub>IL</sub> | Input Low Current | SEL_LVDS | $V_{DD\_IN} = V_{DD\_MAX}, V_{IN} = 0V$ | -10 | | | μΑ | Table 8. LVDS DC Characteristics – $V_{DD}$ = 3.3V ±5%, $T_A$ = -40°C to +85°C | Symbol | Parameter | Test Conditions | Minimum | Typical | Maximum | Units | |-----------------|----------------------------------|-----------------|---------|---------|---------|-------| | V <sub>OD</sub> | Differential Output Voltage | | 370 | | 490 | mV | | $\Delta V_{OD}$ | V <sub>OD</sub> Magnitude Change | | | | 50 | mV | | V <sub>OS</sub> | Offset Voltage | | 1.9 | | 2.7 | V | | $\Delta V_{OS}$ | V <sub>OS</sub> Magnitude Change | | | | 50 | mV | Table 9. LVDS DC Characteristics – $V_{DD}$ = 2.5V $\pm$ 5%, $T_A$ = -40°C to +85°C | Symbol | Parameter | Test Conditions | Minimum | Typical | Maximum | Units | |-----------------|----------------------------------|-----------------|---------|---------|---------|-------| | V <sub>OD</sub> | Differential Output Voltage | | 360 | | 480 | mV | | $\Delta V_{OD}$ | V <sub>OD</sub> Magnitude Change | | | | 50 | mV | | V <sub>OS</sub> | Offset Voltage | | 1.1 | | 1.9 | V | | $\Delta V_{OS}$ | V <sub>OS</sub> Magnitude Change | | | | 50 | mV | Table 10. LVPECL DC Characteristics, $V_{DD\_IN} = V_{DD} = 2.5V \pm 5\%$ , $3.3V \pm 5\%$ , $T_A = -40^{\circ}C$ to $+85^{\circ}C^{[a]}$ | Symbol | Parameter | | Test Conditions | Minimum | Typical | Maximum | Units | |-----------------|--------------------|-------------------|--------------------------------------------|-----------------------|---------|-----------------------|-------| | I <sub>IH</sub> | Input High Current | PCLK, nPCLK | $V_{IN} = V_{DD\_IN} = V_{DD\_MAX}$ | | | 150 | μΑ | | 1 | Input Low Current | PCLK | $V_{IN} = 0V$ , $V_{DD\_IN} = V_{DD\_MAX}$ | -10 | | | μΑ | | IIL | Input Low Current | nPCLK | $V_{IN} = 0V$ , $V_{DD\_IN} = V_{DD\_MAX}$ | -150 | | | μΑ | | VREF | Reference Voltage | | $I_{REF} = 100 \mu A, V_{DD\_IN} = 3.3 V$ | 2.05 | | 2.45 | V | | | | | $I_{REF} = 100 \mu A, V_{DD\_IN} = 2.5 V$ | 1.55 | | 1.85 | | | V <sub>OH</sub> | Output High Voltag | je <sup>[b]</sup> | | V <sub>DD</sub> – 1.1 | | V <sub>DD</sub> – 0.7 | V | | V <sub>OL</sub> | Output Low Voltag | e <sup>[b]</sup> | | V <sub>DD</sub> – 1.8 | | V <sub>DD</sub> – 1.4 | V | <sup>[</sup>a] Core supply voltage cannot be lower than the output supply voltage. <sup>[</sup>b] Outputs terminated with $50\Omega$ to $V_{DD}-2V.$ # **AC Electrical Characteristics** Table 11. AC Electrical Characteristics, $V_{DD\_IN} = V_{DD} = 2.5V \pm 5\%$ , $3.3V \pm 5\%$ , $T_A = -40^{\circ}C$ to $+85^{\circ}C^{[a]}$ | Symbol | Parame | ter | Test Conditions | Minimum | Typical | Maximum | Units | |---------------------------------|------------------------------------------------|------------------------|-----------------------------------------------------------------------------------------------------------------------|---------|---------|-------------------------------------------|--------| | f <sub>REF</sub> | Input Frequency | / | | | | 2 | GHz | | ΔV/Δt | Input Edge Rate | | | 1.5 | | | V/ns | | t <sub>PD</sub> | Propagation<br>Delay <sup>[b], [c]</sup> | PCLK to any Qx | | | 290 | 400 | ps | | <i>t</i> sk(o) | Output Skew <sup>[d],</sup> | [e] | | | 40 | 60 | ps | | <i>t</i> sk(p) | Pulse Skew <sup>[f]</sup> | | f <sub>REF</sub> = 100MHz | | 4 | 20 | ps | | <i>t</i> sk(pp) | Part-to-part Ske | <sub>:W</sub> [e], [g] | | | | 200 | ps | | $t_{ m JIT}$ | Buffer Additive Jitter, RMS; VDDIN = VDD = 3 | | f <sub>REF</sub> = 156.25MHz; square wave,<br>V <sub>PP</sub> = 1V;<br>Integration range: 1kHz – 40MHz | | 57 | 60 | fs | | 'JII | 750mV amplitude see Additive Ph | de; | $f_{REF} = 156.25 MHz$ square wave, $V_{PP} = 1V$ ; Integration range: $12 kHz - 20 MHz$ | | 39 | 43 | fs | | Φ <sub>N</sub> (≥30M) | Clock Single-side<br>Band Phase Noise | | ≥30MHz offset from carrier and noise floor | | ≤-160 | | dBc/Hz | | + /+ | | 10–90% | | 160 | 300 | ps | | | t <sub>R</sub> / t <sub>F</sub> | Output Rise/ Fall Time | | 20–80% | | 105 | 200 | ps | | V <sub>PP</sub> | Input Voltage<br>Amplitude <sup>[h], [i]</sup> | PCLK,<br>nPCLK | | 0.15 | | 1.2 | V | | V <sub>PP_DIFF</sub> | Differential<br>Input Voltage<br>Amplitude | PCLK,<br>nPCLK | | 0.3 | | 2.4 | V | | $V_{CMR}$ | Common Mode<br>Input Voltage <sup>[h]</sup> , | [i], [i] | | 1.125 | | V <sub>DD</sub> –<br>(V <sub>PP/2</sub> ) | V | | VO <sub>(pp)</sub> | Output Voltage | Swing, | SEL_LVDS = 0 | 0.55 | 0.73 | 0.95 | V | | | Peak-to-peak | | SEL_LVDS = 1 | 0.30 | 0.43 | 0.60 | V | | V <sub>DIFF_OUT</sub> | Differential | | SEL_LVDS = 0 | 1.10 | 1.46 | 1.90 | V | | | Output Voltage Swing,<br>Peak-to-peak | | SEL_LVDS = 1 | 0.60 | 0.86 | 1.20 | V | | Von | Differential<br>Output | LVPECL<br>Outputs | $\begin{split} & \text{SEL\_LVDS} = 0, \\ & \text{outputs loaded with } 50\Omega \text{ to } V_{DD} - 2V \end{split}$ | 550 | 730 | 950 | mV | | V <sub>OD</sub> | Voltage | LVDS<br>Outputs | $SEL\_LVDS = 1,$ outputs loaded with $100\Omega$ | 300 | 430 | 600 | mV | Table 11. AC Electrical Characteristics, $V_{DD\_IN} = V_{DD} = 2.5V \pm 5\%$ , $3.3V \pm 5\%$ , $T_A = -40^{\circ}C$ to $+85^{\circ}C^{[a]}$ | Symbol | Parameter | | Test Conditions | Minimum | Typical | Maximum | Units | |-----------------|----------------|---------|---------------------------------------------|---------|---------|---------|-------| | V | Offset Voltage | LVDS | $SEL_LVDS = 1$ , $V_{DDIN} = V_{DD} = 3.3V$ | 2.05 | 2.25 | 2.45 | V | | V <sub>OS</sub> | Offset Voltage | Outputs | $SEL\_LVDS = 1, V_{DDIN} = V_{DD} = 2.5V$ | 1.25 | 1.45 | 1.65 | V | - [a] Electrical parameters are guaranteed over the specified ambient operating temperature range, which is established when the device is mounted in a test socket with maintained transverse airflow greater than 500lfpm. The device will meet specifications after thermal equilibrium has been reached under these conditions. - [b] Measured from the differential input crossing point to the differential output crossing point. - [c] Input $V_{PP} = 400 \text{mV}$ . - [d] Defined as skew between outputs at the same supply voltage and with equal load conditions. Measured at the differential cross points. - [e] This parameter is defined in accordance with JEDEC Standard 65. - [f] Output pulse skew is the absolute value of the difference of the propagation delay times: $|t_{PLH} t_{PHL}|$ . - [g] Defined as skew between outputs on different devices operating at the same supply voltage, same frequency, same temperature and with equal load conditions. Using the same type of inputs on each device, the outputs are measured at the differential cross points. - [h] $V_{IL}$ should not be less than -0.3V. VIH should not be higher than $V_{DD-IN}$ . - [i] For single-ended LVCMOS input applications, refer to application section, Wiring the Differential Input to Accept Single-Ended Levels. - [j] Common Mode Input Voltage is defined as the cross-point voltage. ### Additive Phase Jitter The spectral purity in a band at a specific offset from the fundamental compared to the power of the fundamental is called the *dBc Phase Noise*. This value is normally expressed using a Phase noise plot and is most often the specified plot in many applications. Phase noise is defined as the ratio of the noise power present in a 1Hz band at a specified offset from the fundamental frequency to the power value of the fundamental. This ratio is expressed in decibels (dBm) or a ratio of the power in the 1Hz band to the power in the fundamental. When the required offset is specified, the phase noise is called a *dBc* value, which simply means dBm at a specified offset from the fundamental. By investigating jitter in the frequency domain, we get a better understanding of its effects on the desired application over the entire time record of the signal. It is mathematically possible to calculate an expected bit error rate given a phase noise plot. Figure 2. Additive Phase Jitter. Frequency: 156.25MHz, Integration Range: 12kHz to 20MHz = 39fs Typical As with most timing specifications, phase noise measurements have issues relating to the limitations of the measurement equipment. The noise floor of the equipment can be higher or lower than the noise floor of the device. Additive phase noise is dependent on both the noise floor of the input source and measurement equipment. Measured using a Wenzel 156.25MHz Oscillator as the input source. # **Applications Information** # Recommendations for Unused Input and Output Pins ### Inputs ### PCLK/nPCLK Inputs For applications not requiring the use of the differential input, both PCLK and nPCLK can be left floating. Though not required, but for additional protection, a $1k\Omega$ resistor can be tied from PCLK to ground. ### Outputs ### **LVDS Outputs** All unused LVDS output pairs can be either left floating or terminated with $100\Omega$ across. If they are left floating there should be no trace attached. ### **LVPECL Outputs** All unused LVPECL output pairs can be left floating. We recommend that there is no trace attached. Both sides of the differential output pair should either be left floating or terminated. ### **VREF** The unused VREF pin can be left floating. We recommend that there is no trace attached. # Wiring the Differential Input to Accept Single-Ended Levels Figure 3 shows how a differential input can be wired to accept single ended levels. The reference voltage $V_1 = V_{DD}/2$ is generated by the bias resistors R1 and R2. The bypass capacitor (C1) is used to help filter noise on the DC bias. This bias circuit should be located as close to the input pin as possible. The ratio of R1 and R2 might need to be adjusted to position the $V_1$ in the center of the input voltage swing. For example, if the input clock swing is 1.8V and $V_{DD} = 1.8V$ , R1 and R2 value should be adjusted to set $V_1$ at 0.9V. The values below are for when both the single ended swing and $V_{DD}$ are at the same voltage. This configuration requires that the sum of the output impedance of the driver (Ro) and the series resistance (Rs) equals the transmission line impedance. In addition, matched termination at the input will attenuate the signal in half. This can be done in one of two ways. First, R3 and R4 in parallel should equal the transmission line impedance. For most $50\Omega$ applications, R3 and R4 can be $100\Omega$ . The values of the resistors can be increased to reduce the loading for slower and weaker LVCMOS driver. Figure 3. Recommended Schematic for Wiring a Differential Input to Accept Single-ended Levels When using single-ended signaling, the noise rejection benefits of differential signaling are reduced. Even though the differential input can handle full rail LVCMOS signaling, it is recommended that the amplitude be reduced while maintaining an edge rate faster than 1V/ns. The datasheet specifies a lower differential amplitude, however this only applies to differential signals. For single-ended applications, the swing can be larger, however $V_{IL}$ cannot be less than -0.3V and $V_{IH}$ cannot be more than $V_{DD}$ +0.3V. Though some of the recommended components might not be used, the pads should be placed in the layout. They can be utilized for debugging purposes. The datasheet specifications are characterized and guaranteed by using a differential signal. ## 2.5V LVPECL Input with Built-in $50\Omega$ Termination Interface The PCLK /nPCLK with built-in $50\Omega$ terminations accept LVDS, LVPECL, LVCMOS and other differential signals. Both $V_{SWING}$ and $V_{OH}$ must meet the $V_{PP}$ and $V_{CMR}$ input requirements. Figure 4 to Figure 5 show interface examples for PCLK /nPCLK with built-in $50\Omega$ termination input driven by the most common driver types. The input interfaces suggested here are examples only. If the driver is from another vendor, use their termination recommendation. Please consult with the vendor of the driver component to confirm the driver termination requirements. Figure 4. PCLK/ nPCLK Input with Built-in 50Ω Driven by an LVDS Driver Figure 5. PCLK/ nPCLK Input with Built-in 50Ω Driven by an LVPECL Driver # 3.3V LVPECL Input with Built-in $50\Omega$ Termination Interface The PCLK /nPCLK with built-in $50\Omega$ terminations accept LVDS, LVPECL, LVCMOS and other differential signals. Both $V_{SWING}$ and $V_{OH}$ must meet the $V_{PP}$ and $V_{CMR}$ input requirements. Figure 6 to Figure 7 show interface examples for PCLK /nPCLK with built-in $50\Omega$ termination input driven by the most common driver types. The input interfaces suggested here are examples only. If the driver is from another vendor, use their termination recommendation. Please consult with the vendor of the driver component to confirm the driver termination requirements. Figure 6. PCLK/ nPCLK Input with Built-in 50Ω Driven by an LVDS Driver Figure 7. PCLK/ nPCLK Input with Built-in $50\Omega$ Driven by an LVPECL Driver ### LVDS Driver Termination For a general LVDS interface, the recommended value for the termination impedance ( $Z_T$ ) is between $90\Omega$ and $132\Omega$ . The actual value should be selected to match the differential impedance ( $Z_0$ ) of your transmission line. A typical point-to-point LVDS design uses a $100\Omega$ parallel resistor at the receiver and a $100\Omega$ differential transmission-line environment. In order to avoid any transmission-line reflection issues, the components should be surface mounted and must be placed as close to the receiver as possible. IDT offers a full line of LVDS compliant devices with two types of output structures: current source and voltage source. The standard termination schematic as shown in Figure 8 can be used with either type of output structure. Figure 9, which can also be used with both output types, is an optional termination with center tap capacitance to help filter common mode noise. The capacitor value should be approximately 50pF. If using a non-standard termination, it is recommended to contact IDT and confirm if the output structure is current source or voltage source type. In addition, since these outputs are LVDS compatible, the input receiver's amplitude and common-mode input range should be verified for compatibility with the output. Figure 8. Standard LVDS Termination Figure 9. Optional LVDS Termination # Termination for 3.3V LVPECL Outputs The clock layout topology shown below is a typical termination for LVPECL outputs. The two different layouts mentioned are recommended only as guidelines. The differential outputs generate ECL/LVPECL compatible outputs. Therefore, terminating resistors (DC current path to ground) or current sources must be used for functionality. These outputs are designed to drive $50\Omega$ transmission lines. Matched impedance techniques should be used to maximize operating frequency and minimize signal distortion. Figure 10 and Figure 11 show two different layouts which are recommended only as guidelines. Other suitable clock layouts may exist and it would be recommended that the board designers simulate to guarantee compatibility across all printed circuit and clock component process variations. Figure 10. 3.3V LVPECL Output Termination Figure 11. 3.3V LVPECL Output Termination # Termination for 2.5V LVPECL Outputs Figure 12 and Figure 13 show examples of termination for 2.5V LVPECL driver. These terminations are equivalent to terminating $50\Omega$ to $V_{DD}-2V$ . For $V_{DD}=2.5V$ , the $V_{DD}-2V$ is very close to ground level. The R3 in Figure 13 can be eliminated and the termination is shown in Figure 14. Figure 12. 2.5V LVPECL Driver Termination Example Figure 13. 2.5V LVPECL Driver Termination Example Figure 14. 2.5V LVPECL Driver Termination Example ### VFQFN EPAD Thermal Release Path In order to maximize both the removal of heat from the package and the electrical performance, a land pattern must be incorporated on the Printed Circuit Board (PCB) within the footprint of the package corresponding to the exposed metal pad or exposed heat slug on the package, as shown in Figure 15. The solderable area on the PCB, as defined by the solder mask, should be at least the same size/shape as the exposed pad/slug area on the package to maximize the thermal/electrical performance. Sufficient clearance should be designed on the PCB between the outer edges of the land pattern and the inner edges of pad pattern for the leads to avoid any shorts. While the land pattern on the PCB provides a means of heat transfer and electrical grounding from the package to the board through a solder joint, thermal vias are necessary to effectively conduct from the surface of the PCB to the ground plane(s). The land pattern must be connected to ground through these vias. The vias act as "heat pipes". The number of vias (i.e. "heat pipes") are application specific and dependent upon the package power dissipation as well as electrical conductivity requirements. Thus, thermal and electrical analysis and/or testing are recommended to determine the minimum number needed. Maximum thermal and electrical performance is achieved when an array of vias is incorporated in the land pattern. It is recommended to use as many vias connected to ground as possible. It is also recommended that the via diameter should be 12mils to 13mils (0.30mm to 0.33mm) with 1oz copper via barrel plating. This is desirable to avoid any solder wicking inside the via during the soldering process which may result in voids in solder between the exposed pad/slug and the thermal land. Precautions should be taken to eliminate any solder voids between the exposed heat slug and the land pattern. Note: These recommendations are to be used as a guideline only. For further information, please refer to the application note on the Surface Mount Assembly of Amkor's Thermally/ Electrically Enhance Lead-frame Base Package, Amkor Technology. Figure 15. P.C. Assembly for Exposed Pad Thermal Release Path - Side View (Drawing not to scale) # Case Temperature Considerations This device supports applications in a natural convection environment which does not have any thermal conductivity through ambient air. The printed circuit board (PCB) is typically in a sealed enclosure without any natural or forced air flow and is kept at or below a specific temperature. The device package design incorporates an exposed pad (ePad) with enhanced thermal parameters which is soldered to the PCB where most of the heat escapes from the bottom exposed pad. For this type of application, it is recommended to use the junction-to-board thermal characterization parameter $\Psi_{JB}$ (Psi-JB) to calculate the junction temperature (T<sub>J</sub>) and ensure it does not exceed the maximum allowed junction temperature in the Absolute Maximum Ratings table. The junction-to-board thermal characterization parameter, $\Psi_{JB}$ is calculated using the following equation: $$T_J = T_{CB} + \Psi_{JB} \times P_{D}$$ , where T<sub>1</sub> = Junction temperature at steady state condition in (°C). T<sub>CB</sub> = Case temperature (Bottom) at steady state condition in (°C). $\Psi_{JB}$ =Thermal characterization parameter to report the difference between junction temperature and the temperature of the board measured at the top surface of the board. P<sub>D</sub> = power dissipation (W) in desired operating configuration. The ePad provides a low thermal resistance path for heat transfer to the PCB and represents the key pathway to transfer heat away from the IC to the PCB. It's critical that the connection of the exposed pad to the PCB is properly constructed to maintain the desired IC case temperature ( $T_{CB}$ ). A good connection ensures that temperature at the exposed pad ( $T_{CB}$ ) and the board temperature ( $T_{CB}$ ) are relatively the same. An improper connection can lead to increased junction temperature, increased power consumption and decreased electrical performance. In addition, there could be long-term reliability issues and increased failure rate. Example Calculation for Junction Temperature (T<sub>J</sub>): T<sub>J</sub> = T<sub>CB</sub> + $\Psi$ <sub>JB</sub> × P<sub>D</sub> | Package type | 48-VFQFN | |-----------------|-------------------------| | Body size (mm) | $7 \times 7 \times 0.8$ | | ePad size (mm) | 5.65 × 5.65 | | Thermal Via | 5 × 5 Matrix | | $\Psi_{JB}$ | 1.2°C/W | | T <sub>CB</sub> | 105°C | | P <sub>D</sub> | 1.715W | For the above variables, the junction temperature is equal to 107.1°C. Since this is below the maximum junction temperature of 125°C, there are no long-term reliability concerns. # Power Considerations (LVDS Output Mode) This section provides information on power dissipation and junction temperature for the 8SLVS1118. Equations and example calculations are also provided. ### 1. Power Dissipation. The following is the power dissipation for $V_{DD\ IN} = V_{DD} = 3.465V$ , which gives worst case results. Maximum current at 85°C: $I_{DD\ IN\ MAX} + I_{DD\ MAX} = 495mA$ . $Power_{MAX} = 3.465V \times 495mA = 1715mW$ ### 2. Junction Temperature. Junction temperature, Tj, is the temperature at the junction of the bond wire and bond pad directly affects the reliability of the device. The maximum recommended junction temperature is 125°C. Limiting the internal transistor junction temperature, Tj, to 125°C ensures that the bond wire and bond pad temperature remains below 125°C. The equation for Tj is as follows: Tj = $\theta_{JA}$ \* Pd\_total + T<sub>A</sub> Tj = Junction Temperature $\theta_{1\Delta}$ = Junction-to-Ambient Thermal Resistance Pd\_total = Total Device Power Dissipation (example calculation is in section 1 above) $T_A$ = Ambient Temperature In order to calculate junction temperature, the appropriate junction-to-ambient thermal resistance $\theta_{JA}$ must be used. Assuming no air flow and a multi-layer board, the appropriate value is 22.4°C/W per Table 12. Therefore, Tj for an ambient temperature of 85°C with all outputs switching is: 85°C + 1.715W \* 22.4°C/W = 123.4°C. This is below the limit of 125°C. This calculation is only an example. Tj will obviously vary depending on the number of loaded outputs, supply voltage, air flow and the type of board (multi-layer). Table 12. Thermal Resistance $\theta_{JA}$ for 48-VFQFN, Forced Convection | θ <sub>JA</sub> (°C/W) vs. Air Flow (m/s) | | | | | |-----------------------------------------------------------|------|------|------|--| | Meters per Second 0 1 2 | | | | | | 48-Lead VFQFN Multi-Layer PCB, JEDEC Standard Test Boards | 22.4 | 18.9 | 17.4 | | # Power Considerations (LVPECL Output Mode) This section provides information on power dissipation and junction temperature for the 8SLVS1118. Equations and example calculations are also provided. ### 1. Power Dissipation. The total power dissipation for the 8SLVS1118 is the sum of the core power plus the power dissipated at the output(s). The following is the power dissipation for $V_{DD\ IN}$ = 3.465V, which gives worst case results. Note: Please refer to Section 3 for details on calculating power dissipated at the outputs. Power (core)<sub>MAX</sub> = $V_{DD}$ <sub>IN</sub> \* $I_{EE}$ <sub>MAX</sub> = 3.465V \* 220mA = 762.3mW Power (outputs)<sub>MAX</sub> = 35mW/Loaded Output pair If all outputs are loaded, the total power is 18 \* 35mW = 630mW Total Power\_MAX (3.465V, with all outputs switching) = 762.3mW + 630mW = 1392.3mW ### 2. Junction Temperature. Junction temperature, Tj, is the temperature at the junction of the bond wire and bond pad directly affects the reliability of the device. The maximum recommended junction temperature is 125°C. Limiting the internal transistor junction temperature, Tj, to 125°C ensures that the bond wire and bond pad temperature remains below 125°C. The equation for Tj is as follows: Tj = $\theta_{JA}$ \* Pd\_total + T<sub>A</sub> Tj = Junction Temperature $\theta_{JA}$ = Junction-to-Ambient Thermal Resistance Pd\_total = Total Device Power Dissipation (example calculation is in section 1 above) $T_A$ = Ambient Temperature In order to calculate junction temperature, the appropriate junction-to-ambient thermal resistance $\theta_{JA}$ must be used. Assuming no air flow and a multi-layer board, the appropriate value is 22.4°C/W per Table 13. Therefore, Tj for an ambient temperature of 85°C with all outputs switching is: 85°C + 1.3923W \* 22.4°C/W = 116.2°C. This is below the limit of 125°C. This calculation is only an example. Tj will obviously vary depending on the number of loaded outputs, supply voltage, air flow and the type of board (multi-layer). Table 13. Thermal Resistance $\theta_{JA}$ for 48-VFQFN, Forced Convection | θ <sub>JA</sub> by Velocity | | | | | |---------------------------------------------|----------|----------|----------|--| | Meters per Second | 0 | 1 | 2 | | | Multi-Layer PCB, JEDEC Standard Test Boards | 22.4°C/W | 18.9°C/W | 17.4°C/W | | ### 3. Calculations and Equations. The purpose of this section is to calculate the power dissipation for the LVPECL output pair. LVPECL output driver circuit and termination are shown in Table 10. Figure 16. LVPECL Driver Circuit and Termination To calculate worst case power dissipation at the output(s), use the following equations which assume a $50\Omega$ load, and a termination voltage of $V_{DD} - 2V$ . - For logic high, V<sub>OUT</sub> = V<sub>OH\_MAX</sub> = V<sub>DD\_MAX</sub> 0.7V (V<sub>DD\_MAX</sub> V<sub>OH\_MAX</sub>) = 0.7V - For logic low, V<sub>OUT</sub> = V<sub>OL\_MAX</sub> = V<sub>DD\_MAX</sub> 1.4V (V<sub>DD\_MAX</sub> V<sub>OL\_MAX</sub>) = 1.4V Pd H is the power dissipation when the output drives high. Pd L is the power dissipation when the output drives low. $$Pd_{-}H = [(V_{OH\_MAX} - (V_{DD\_MAX} - 2V))/R_{L}] * (V_{DD\_MAX} - V_{OH\_MAX}) = [(2V - (V_{DD\_MAX} - V_{OH\_MAX}))/R_{L}] * (V_{DD\_MAX} - V_{OH\_MAX}) = [(2V - 0.7V)/50\Omega] * 0.7V = 18.2mW$$ $$Pd_{L} = [(V_{OL\_MAX} - (V_{DD\_MAX} - 2V))/R_{L}] * (V_{DD\_MAX} - V_{OL\_MAX}) = [(2V - (V_{DD\_MAX} - V_{OL\_MAX}))/R_{L}] * (V_{DD\_MAX} - V_{OL\_MAX}) = [(2V - 1.4V)/50\Omega] * 1.4V = 16.8mW$$ Total Power Dissipation per output pair = Pd H + Pd L = 35mW # Package Outline Drawings Figure 17. Package Outline Drawings - Sheet 1 Figure 18. Package Outline Drawings 1 Sheet 2 ### RECOMMENDED LAND PATTERN DIMENSION ### NOTES: - 1. ALL DIMENSION ARE IN mm. ANGLES IN DEGREES. - DOWN VIEW. AS VIEWED ON PCB. - COMPONENT OUTLINE SHOW FOR REFERENCE IN BLACK. - 4. LAND PATTERN IN BLUE. NSMD PATTERN ASSUMED. - 5. LAND PATTERN RECOMMENDATION PER IPC-7351B GENERIC REQUIREMENT FOR SURFACE MOUNT DESIGN AND LAND PATTERN. | TOLERANCES UNLESS SPECIFIED DECIMAL ANGULAR XX± ± XXX+ | 6024 Silver Creek Valle TM San Jose, CA 95138 PHONE: (408) 284-82 | • | |--------------------------------------------------------|---------------------------------------------------------------------|-------| | XXXX± | www.IDT.com FAX: (408) 284-8591 | | | APPROVALS DATE | TITLE NL/NLG48 PACKAGE DUTLINE | | | DRAWN RAC 10/18/07<br>CHECKED | 7.0 × 7.0 mm BODY, EPAD 5.65 mm<br>0.5 mm PITCH QFN (SAWN) | m SQ. | | | SIZE DRAWING No. | REV | | | C PSC-4203-01 | 00 | | | DO NOT SCALE DRAWING SHEET 2 | OF 2 | # Marking Diagram - 1. Line 1, line 2, and line 3 indicates the part number. - 2. Line 4: - "#" indicates stepping. - "YYWW" indicates the date code (YY denotes the last two digits of the year, and "WW" denotes a work week number that the part was assembled. - "\$" indicates the mark code. # Ordering Information Table 14. Ordering Information | Part/Order Number | Marking | Package | Shipping Packaging | Temperature | |-------------------|------------------|-------------------------------------------------------|------------------------------------------------|-------------------| | 8SLVS1118NLGI | IDT8SLVS1118NLGI | 48-lead VFQFN, Lead-Free | Tray | | | 8SLVS1118NLGI8 | IDT8SLVS1118NLGI | 48-lead VFQFN, Lead-Free;<br>Quadrant 1 (EIA-481-C) | Tape & Reel, Pin 1 Orientation:<br>EIA-481-C | -40°C to<br>+85°C | | 8SLVS1118NLGI/W | IDT8SLVS1118NLGI | 48-lead VFQFN, Lead-Free;<br>Quadrant 2 (EIA-481-D/E) | Tape & Reel, Pin 1 Orientation:<br>EIA-481-D/E | | Table 15. Pin 1 Orientation in Tape and Reel Packaging | Part Number Suffix | Pin 1 Orientation | Illustration | |--------------------|--------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 8SLVS1118NLGI8 | Quadrant 1 (EIA-481-C) | CORRECT PIN 1 OFFICE OFFI | | 8SLVS1118NLGI/W | Quadrant 2 (EIA-481-D/E) | Cornect PIN 1 OFIENTATION CARRIER TAPE TOPSIDE (Round Sprocker Holes) USER DIRECTION OF FEED | # **Revision History** | Revision Date | Description of Change | |---------------|-----------------------| | July 17, 2017 | Initial release. | Corporate Headquarters 6024 Silver Creek Valley Road San Jose, CA 95138 USA www.IDT.com Sales 1-800-345-7015 or 408-284-8200 Fax: 408-284-2775 www.IDT.com/go/sales Tech Support www.IDT.com/go/support DISCLAIMER Integrated Device Technology, Inc. (IDT) and its affiliated companies (herein referred to as "IDT") reserve the right to modify the products and/or specifications described herein at any time, without notice, at IDT's sole discretion. Performance specifications and operating parameters of the described products are determined in an independent state and are not guaranteed to perform the same way when installed in customer products. The information contained herein is provided without representation or warranty of any kind, whether express or implied, including, but not limited to, the suitability of IDT's products for any particular purpose, an implied warranty of merchantability, or non-infringement of the intellectual property rights of others. This document is presented only as a guide and does not convey any license under intellectual property rights of IDT or any third parties. IDT's products are not intended for use in applications involving extreme environmental conditions or in life support systems or similar devices where the failure or malfunction of an IDT product can be reasonably expected to significantly affect the health or safety of users. Anyone using an IDT product in such a manner does so at their own risk, absent an express, written agreement by IDT. Integrated Device Technology, IDT and the IDT logo are trademarks or registered trademarks of IDT and its subsidiaries in the United States and other countries. Other trademarks used herein are the property of IDT or their respective third party owners. For datasheet type definitions and a glossary of common terms, visit www.idt.com/go/glossary. Integrated Device Technology, Inc.. All rights reserved.